触发器

[pics:title]

74ALVC74

Dual D-type flip-flop with set and reset; positive-edge trigger

应用领域

The 74ALVC74 is a dual positive edge triggered, D-type flip-flop. It has individual data (nD) inputs, clock (nCP) inputs, set (nSD) and (nRD) inputs, and complementary nQ and nQ outputs.

The set and reset are asynchronous active LOW inputs that operate independently of the clock input. Information on the data input is transferred to the nQ output on the LOW-to-HIGH transition of the clock pulse. The nD inputs must be stable one set-up time prior to the LOW-to-HIGH clock transition, for predictable operation. Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times.

产品详情

特性

  • Wide supply voltage range from 1.65 V to 3.6 V

  • Complies with JEDEC standard:

    • JESD8-7 (1.65 to 1.95 V)

    • JESD8-5 (2.3 to 2.7 V)

    • JESD8B (2.7 to 3.6 V)

  • 3.6 V tolerant inputs/outputs

  • CMOS low power consumption

  • Direct interface with TTL levels (2.7 V to 3.6 V)

  • Power-down mode

  • Latch-up performance exceeds 250 mA

  • ESD protection:

    • MM JESD22-A115-A exceeds 200 V

    • HBM ANSI/ESDA/JEDEC JS-001 Class 2 exceeds 2 kV

    • CDM ANSI/ESDA/JEDEC JS-002 Class C3 exceeds 1 kV

  • ESD protection:

    • HBM JESD22-A114E exceeds 2000 V

    • MM JESD22-A115-A exceeds 200 V

  • Specified from -40 °C to +85 °C


参数类型

Type numberProduct statusVCC (V)Logic switching levelsOutput drive capability (mA)tpd (ns)fmax (MHz)Power dissipation considerationsTamb (°C)Rth(j-a) (K/W)Ψth(j-top) (K/W)Rth(j-c) (K/W)Package name
74ALVC74BQProduction1.65 - 3.6TTL± 242.3425low-40~8510318.371DHVQFN14
74ALVC74DProduction1.65 - 3.6TTL± 242.3425low-40~8510317.162SO14
74ALVC74PWProduction1.65 - 3.6TTL± 242.3425low-40~851386.965TSSOP14