Dual JK flip-flop with set and reset; negative-edge trigger
The 74HC112; 74HCT112 is a dual negative-edge triggered JK flip-flop. It features individual J and K inputs, clock (nCP) set (nSD) and reset (nRD) inputs. It also has complementary nQ and nQ outputs. The set and reset are asynchronous active LOW inputs and operate independently of the clock input. The J and K inputs control the state changes of the flip-flops as described in the mode select function table. The J and K inputs must be stable one set-up time prior to the HIGH-to-LOW clock transition for predictable operation. Inputs include clamp diodes that enable the use of current limiting resistors to interface inputs to voltages in excess of VCC.
Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times.
Input levels:
For 74HC112: CMOS level
For 74HCT112: TTL level
Asynchronous set and reset
Specified in compliance with JEDEC standard no. 7A
ESD protection:
HBM JESD22-A114F exceeds 2000 V
MM JESD22-A115-A exceeds 200 V
Specified from -40 °C to +85 °C and from -40 °C to +125 °C
Type number | Product status | VCC (V) | Logic switching levels | Output drive capability (mA) | tpd (ns) | fmax (MHz) | Power dissipation considerations | Tamb (°C) | Rth(j-a) (K/W) | Ψth(j-top) (K/W) | Rth(j-c) (K/W) | Package name |
---|---|---|---|---|---|---|---|---|---|---|---|---|
74HC112D | Production | 2.0 - 6.0 | CMOS | ± 5.2 | 15 | 66 | low | -40~125 | 76 | 2.4 | 34 | SO16 |
74HC112PW | Production | 2.0 - 6.0 | CMOS | ± 5.2 | 17 | 66 | low | -40~125 | 109 | 1.0 | 36.7 | TSSOP16 |
74HCT112D | Production | 4.5 - 5.5 | TTL | ± 4 | 19 | 70 | low | -40~125 | 75 | 1.7 | 33 | SO16 |
74HCT112PW | Production | 4.5 - 5.5 | TTL | ± 4 | 19 | 70 | low | -40~125 | 109 | 1.0 | 36.7 | TSSOP16 |