触发器/锁存器/寄存器

[pics:title]

HEF4094B-Q100

8-stage shift-and-store register

应用领域

The HEF4094B-Q100 is an 8-bit serial-in/serial or parallel-out shift register with a storage register and 3-state outputs. Both the shift and storage register have separate clocks. The device features a serial input (D) and two serial outputs (QS1 and QS2) to enable cascading. Data is shifted on the LOW-to-HIGH transitions of the CP input. Data is available at QS1 on the LOW-to-HIGH transitions of the CP input to allow cascading when clock edges are fast. The same data is available at QS2 on the next HIGH-to-LOW transition of the CP input to allow cascading when clock edges are slow. The data in the shift register is transferred to the storage register when the STR input is HIGH. Data in the storage register appears at the outputs whenever the output enable input (OE) is HIGH. A LOW on OE causes the outputs to assume a high-impedance OFF-state. Operation of the OE input does not affect the state of the registers. Inputs include clamp diodes. This enables the use

产品详情

特性

  • Automotive product qualification in accordance with AEC-Q100 (Grade 1)

    • Specified from -40 °C to +85 °C and -40 °C to +125 °C

  • Fully static operation

  • 5 V, 10 V, and 15 V parametric ratings

  • Wide supply voltage range from 3.0 to 15.0 V

  • CMOS low power dissipation

  • High noise immunity

  • Standardized symmetrical output characteristics

  • ESD protection:

    • MIL-STD-883, method 3015 exceeds 2000 V

    • HBM JESD22-A114F exceeds 2000 V

    • MM JESD22-A115-A exceeds 200 V (C = 200 pF; R = 0 Ω)

  • Complies with JEDEC standard JESD 13-B


参数类型

Type numberProduct statusVCC (V)Logic switching levelsOutput drive capability (mA)tpd (ns)fmax (MHz)Power dissipation considerationsTamb (°C)Rth(j-a) (K/W)Ψth(j-top) (K/W)Rth(j-c) (K/W)Package name
HEF4094BT-Q100Production3.0 - 15CMOS± 2.45028medium-40~85898.148SO16
HEF4094BTT-Q100Production3.0 - 15CMOS± 2.45028medium-40~851213.850.9TSSOP16