3-to-8 line decoder/demultiplexer; inverting
The 74AHC138-Q100; 74AHCT138-Q100 are high-speed Si-gate CMOS devices and are pin compatible with Low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard No. 7A.
The 74AHC138-Q100; 74AHCT138-Q100 is a 3-to-8 line decoder/demultiplexer. It accepts three binary weighted address inputs (A0, A1 and A2) and, when enabled, provides eight mutually exclusive outputs (Y0 to Y7) that are LOW when selected.
There are three enable inputs: two active LOW (E1 and E2) and one active HIGH (E3). Every output will be HIGH unless E1 and E2 are LOW and E3 is HIGH.
This multiple enable function allows easy parallel expansion of the device to a 1-of-32 (5 lines to 32 lines) decoder with just four 74AHC138-Q100; 74AHCT138-Q100 devices and one inverter. The 74AHC138-Q100; 74AHCT138-Q100 can be used as an eight output demultiplexer by using one of the active LOW enable inputs as the data input and the remaining enable inputs as strobes. Unused enable inputs mus
Automotive product qualification in accordance with AEC-Q100 (Grade 1)
Specified from -40 °C to +85 °C and from -40 °C to +125 °C
Balanced propagation delays
All inputs have Schmitt-trigger action
Demultiplexing capability
Multiple input enable for easy expansion
Ideal for memory chip select decoding
Inputs accepts voltages higher than VCC
For 74AHC138-Q100 only: operates with CMOS input levels
For 74AHCT138-Q100 only: operates with TTL input levels
ESD protection:
MIL-STD-883, method 3015 exceeds 2000 V
HBM JESD22-A114F exceeds 2000 V
MM JESD22-A115-A exceeds 200 V (C = 200 pF, R = 0 Ω)
Multiple package options
DHVQFN package with Side-Wettable Flanks enabling Automatic Optical Inspection (AOI) of solder joints
Type number | Product status | VCC (V) | Logic switching levels | Output drive capability (mA) | tpd (ns) | Power dissipation considerations | Tamb (°C) | Rth(j-a) (K/W) | Ψth(j-top) (K/W) | Rth(j-c) (K/W) | Package name |
---|---|---|---|---|---|---|---|---|---|---|---|
74AHC138BQ-Q100 | Production | 2.0 - 5.5 | CMOS | ± 8 | 4.4 | low | -40~125 | 93 | 13.8 | 62 | DHVQFN16 |
74AHC138D-Q100 | Production | 2.0 - 5.5 | CMOS | ± 8 | 4.4 | low | -40~125 | 93 | 9.7 | 52 | SO16 |
74AHC138PW-Q100 | Production | 2.0 - 5.5 | CMOS | ± 8 | 4.4 | low | -40~125 | 125 | 4.6 | 54.7 | TSSOP16 |
74AHCT138BQ-Q100 | Production | 4.5 - 5.5 | TTL | ± 8 | 4.4 | low | -40~125 | 93 | 13.8 | 62 | DHVQFN16 |
74AHCT138D-Q100 | Production | 4.5 - 5.5 | TTL | ± 8 | 4.4 | low | -40~125 | 93 | 9.7 | 52 | SO16 |
74AHCT138PW-Q100 | Production | 4.5 - 5.5 | TTL | ± 8 | 4.4 | low | -40~125 | 125 | 4.6 | 54.7 | TSSOP16 |