Dual buffer gate
The 74LVC2G34-Q100 is a dual buffer. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in mixed 3.3 V and 5 V environments.
Schmitt-trigger action at all inputs makes the circuit tolerant of slower input rise and fall times.
This device is fully specified for partial power-down applications using IOFF. The IOFF circuitry disables the output, preventing the damaging backflow current through the device when it is powered down.
This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications.
Automotive product qualification in accordance with AEC-Q100 (Grade 1)
Specified from -40 °C to +85 °C and -40 °C to +125 °C
Wide supply voltage range from 1.65 V to 5.5 V
Overvoltage tolerant inputs to 5.5 V
High noise immunity
±24 mA output drive (VCC = 3.0 V)
CMOS low power dissipation
IOFF provides partial Power-down mode operation
Direct interface with TTL levels
Latch-up performance exceeds 250 mA
Complies with JEDEC standard:
JESD8-7 (1.65 V to 1.95 V)
JESD8-5 (2.3 V to 2.7 V)
JESD8C (2.7 V to 3.6 V)
JESD36 (4.5 V to 5.5 V)
ESD protection:
MIL-STD-883, method 3015 exceeds 2000 V
HBM JESD22-A114F exceeds 2000 V
MM JESD22-A115-A exceeds 200 V (C = 200 pF, R = 0 Ω)
Multiple package options
Type number | Product status | VCC (V) | Logic switching levels | Output drive capability (mA) | fmax (MHz) | Nr of bits | Power dissipation considerations | Tamb (°C) | Rth(j-a) (K/W) operating thermal resistance between the junction and ambient free air of an electric-electronic component | Ψth(j-top) (K/W) | Rth(j-c) (K/W) | Package name |
---|---|---|---|---|---|---|---|---|---|---|---|---|
74LVC2G34GM-Q100 | Production | 1.65 - 5.5 | CMOS/LVTTL | ± 32 | 175 | 2 | low | -40~125 | 290 | 6.5 | 145 | XSON6 |
74LVC2G34GV-Q100 | Production | 1.65 - 5.5 | CMOS/LVTTL | ± 32 | 175 | 2 | low | -40~125 | 231 | 39.1 | 145 | SC-74; TSOP6 |
74LVC2G34GW-Q100 | Production | 1.65 - 5.5 | CMOS/LVTTL | ± 32 | 175 | 2 | low | -40~125 | 264 | 38.4 | 153 | TSSOP6 |